查詢結果分析
來源資料
頁籤選單縮合
題名 | 應用於三維晶片之穿矽孔技術的線上錯誤偵測與更正技術=On-line Error Detection and Correction Techniques for TSV in Three-dimensional Integrated Circuit |
---|---|
作 者 | 鄭昌信; 劉仲凱; 劉興庄; 楊智仁; | 書刊名 | 電腦與通訊 |
卷期 | 141 2011.10[民100.10] |
頁次 | 頁116-122 |
專輯 | 3-D IC關鍵技術及應用專輯 |
分類號 | 448.57 |
關鍵詞 | 錯誤偵測; 錯誤更正; 穿矽孔; 三維晶片; Error detection; Error correction; Through silicon via; TSV; Three-dimensional integrated circuit; 3-D IC; |
語文 | 中文(Chinese) |
中文摘要 | 由於晶片整合密度的高度需求,進而發展出三維晶片技術來增加系統效能,並且在三維晶片垂直堆疊技術上,穿矽孔技術是一個非常有效的方法。然而現今穿矽孔製程的良率依然不高,因此本篇論文提出一種應用於三維晶片之穿矽孔技術的線上錯誤偵測與更正技術,並基於雙餘數編碼,藉由特徵分析來達到線上偵測與更正損壞之穿矽孔所造成的錯誤。實驗結果證明本論文所提出的架構可以改善穿矽孔的良率高達99.9%,並且不會增加太多額外的面積與穿矽孔數量。 |
英文摘要 | Due to the requirement of integrated circuit density, the technology of three-dimensional integrated circuit (3-D IC) is developed to improve the performance of system and the through silicon via (TSV) for vertical stacked technology is a high efficiency methodology. However, the yield of TSV is still low nowadays. Hence, this paper proposes an on-line error detection and correction techniques for TSV in 3-D IC. The proposed architecture is based on biresidue codes to detect and correct the error on-line in the failed TSV over syndrome analysis. Experimental results show the proposed design improves the yield of TSV up to 99.9% and has good performance in area and TSV overhead. |
本系統之摘要資訊系依該期刊論文摘要之資訊為主。