查詢結果分析
來源資料
相關文獻
- 改良式Jakes衰減通道模擬器之硬體設計
- 行動無線通訊衰減通道模擬器之DSP實現
- 以Altera Stratix FPGA發展板實現一可變組態多路徑衰減通道模擬器
- 利用MLBD來解調多重調變係數CPFSK之性能分析
- 衰減通道中進階雙預測器DPCM影像傳輸系統
- 室內無線通訊通道之簡介及模擬
- Average Error Probability for Offset Quadrature Phase Modulated Ds-Ssma Communications Through Nakagami Fading Channel
- Adaptive Digital Video Transmission with STBC over Rayleigh Fading Channels
- Performance of Massive MIMO System over Rician Fading Channel
- 非時變多路徑通道模擬器研究與實現
頁籤選單縮合
題 名 | 改良式Jakes衰減通道模擬器之硬體設計=The Design and Realization of the Improved Jakes Fading Channel Simulator |
---|---|
作 者 | 謝國旺; 胡凱翔; 翁萬德; | 書刊名 | 技術學刊 |
卷 期 | 22:1 2007.03[民96.03] |
頁 次 | 頁27-38 |
分類號 | 448.5 |
關鍵詞 | 改良式Jakes模型; 通道模擬器; 衰減通道; Improved jakes model; Channel simulator; Fading channel; |
語 文 | 中文(Chinese) |
中文摘要 | 本文以原始Jakes模型為基礎,設計了一組硬體成本低廉,且容易實現的衰減通道模擬器,而低頻振盪器目也比原來的模型要少許多。我們主要是把原始Jakes模型裡的路徑增益值採改良式分佈,而到達角度及起始角度都設為0度,這樣的設計不僅可以降低硬體成本,而且統計特性都比Zheng & Xiao模型更接近理想值。更明確的來說,改良式Jakes衰減通道模擬器只需要八個低頻振盪器,而此設計我們在Maxplus2的平臺下用硬體描述語言來證實。經由Matlab模擬,我們得到ω□的小數位數取7位元,弦波輸出值的小數位數取3位元,係數的小數位數取4位元即可。硬體實現時,memory bit數目只需512個,邏輯閘數目只需1,032個,而且模擬的結果證實此設計改良了原始模型的一階及二階的統計特性。 |
英文摘要 | Based on the original Jakes model, we have proposed a new design for an inexpensive fading channel simulator that can be easily realized with many fewer low-frequency oscillators than used in existing structures. The major modifications from the original Jakes model include the generation of path gains under an improved distribution, and presetting the arrival angles and initial phases to be zero. These modifications not only reduce the hardware cost of the channel simulator, but also provide better statistic properties than the most recent model proposed by Zheng and Xiao. Specifically, the improved Jakes fading channel model presented in this paper needs only 8 low-frequency oscillators. The circuit design has been verified using hardware description language (HDL) over Maxplus2 software. The decimal precisions of the numerical presentations of the oscillating frequencies ω□ their cosine transformed values, and their coefficients are chosen as low as 7, 3, and 4 bits, respectively. Only 512 memory bits and 1,032 logic gates are needed in the circuit hardware. Simulation results have demonstrated that the proposed design exhibits improved first-order and second-order statistical properties. |
本系統中英文摘要資訊取自各篇刊載內容。